Drowsy caches: simple techniques for reducing leakage power
暂无分享,去创建一个
David Blaauw | Krisztián Flautner | Trevor N. Mudge | Nam Sung Kim | Steven M. Martin | T. Mudge | D. Blaauw | N. Kim | K. Flautner | Steven M. Martin
[1] T. May,et al. Alpha-particle-induced soft errors in dynamic memories , 1979, IEEE Transactions on Electron Devices.
[2] S. Wolf,et al. Silicon Processing for the VLSI Era , 1986 .
[3] Scott Shenker,et al. Scheduling for reduced CPU energy , 1994, OSDI '94.
[4] Thomas D. Burd,et al. The simulation and evaluation of dynamic voltage scaling algorithms , 1998, Proceedings. 1998 International Symposium on Low Power Electronics and Design (IEEE Cat. No.98TH8379).
[5] Koji Nii,et al. A low power SRAM using auto-backgate-controlled MT-CMOS , 1998, Proceedings. 1998 International Symposium on Low Power Electronics and Design (IEEE Cat. No.98TH8379).
[6] Kaushik Roy,et al. Gated-Vdd: a circuit technique to reduce leakage in deep-submicron cache memories , 2000, ISLPED '00.
[7] Krisztián Flautner,et al. Automatic Performance Setting for Dynamic Voltage Scaling , 2001, MobiCom '01.
[8] Margaret Martonosi,et al. Cache decay: exploiting generational behavior to reduce cache leakage power , 2001, ISCA 2001.
[9] Kevin Skadron,et al. Proceedings 29th Annual International Symposium on Computer Architecture , 2002, Proceedings 29th Annual International Symposium on Computer Architecture.
[10] Vikas Agarwal,et al. Static energy reduction techniques for microprocessor caches , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[11] Eric Rotenberg,et al. Adaptive mode control: A static-power-efficient cache design , 2003, TECS.