A Very Compact S-Box for AES
暂无分享,去创建一个
[1] O. Antoine,et al. Theory of Error-correcting Codes , 2022 .
[2] Matti Tommiska,et al. A fully pipelined memoryless 17.8 Gbps AES-128 encryptor , 2003, FPGA '03.
[3] Ingrid Verbauwhede,et al. A Systematic Evaluation of Compact Hardware Implementations for the Rijndael S-Box , 2005, CT-RSA.
[4] Akashi Satoh,et al. A Compact Rijndael Hardware Architecture with S-Box Optimization , 2001, ASIACRYPT.
[5] Vijay Kumar,et al. Efficient Rijndael Encryption Implementation with Composite Field Arithmetic , 2001, CHES.
[6] David R. Canright,et al. A very compact Rijndael S-box , 2005 .
[7] Harald Niederreiter,et al. Introduction to finite fields and their applications: List of Symbols , 1986 .
[8] Neil J. A. Sloane,et al. The theory of error-correcting codes (north-holland , 1977 .
[9] Kris Gaj,et al. Very Compact FPGA Implementation of the AES Algorithm , 2003, CHES.
[10] Akashi Satoh,et al. A 10-Gbps full-AES crypto design with a twisted BDD S-Box architecture , 2004, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[11] Vincent Rijmen. Efficient Implementation of the Rijndael S-box , 2000 .
[12] Akashi Satoh,et al. An Optimized S-Box Circuit Architecture for Low Power AES Design , 2002, CHES.
[13] Elisabeth Oswald,et al. An ASIC Implementation of the AES SBoxes , 2002, CT-RSA.