Current-mode logic techniques for CMOS mixed-mode ASICs

Current-steering logic (CSL) has been developed especially for high-precision, high-speed, mixed-mode application-specific integrated circuits (ASICs). Using simple CMOS circuitry reminiscent of bipolar integrated injection logic, the logic levels of a CSL gate are realized in the current domain by steering a constant DC bias current. Internal voltage swings are typically less than one volt. Consequently, measured power supply (V/sub dd/) current spikes are typically only 15 mu A for a CSL inverter implemented in a 2- mu m p-well CMOS technology, a reduction of two orders of magnitude compared to the 1.5-mA current spikes typical of a conventional static CMOS inverter. The reduction in digital switching noise allows the development of higher performance on-chip analog circuitry in CMOS mixed-mode applications minimum measured propagation delay is about 500 ps with a power-delay product of 0.35 pJ.<<ETX>>

[1]  Sayfe Kiaei,et al.  CMOS source-coupled logic for mixed-mode VLSI , 1990, IEEE International Symposium on Circuits and Systems.

[2]  E. Swanson,et al.  A monolithic 20 b delta-sigma A/D converter , 1990, 1990 37th IEEE International Conference on Solid-State Circuits.

[3]  D.A. Hodges,et al.  A self-calibrating 15 bit CMOS A/D converter , 1984, IEEE Journal of Solid-State Circuits.

[4]  A. Slob,et al.  Integrated injection logic: a new approach to LSI , 1972 .

[5]  S. K. Wiedmann,et al.  Merged-transistor logic (MTL)-a low-cost bipolar logic concept , 1972 .