Development and application of a macro model for flash EEPROM design

The inclusion of embedded flash memory in systems-on-chip designs enables the addition of many new features. However to enable designers to embed flash memory in an efficient and competent manner, they must have the capability to simulate full circuit operation. Therefore a flexible flash EEPROM model is required. An accurate and numerically efficient model for the transient and DC characteristics of Fowler Nordheim (FN) based Flash EEPROM cells has been developed. The model has been extensively validated, using read, program and erase operations. The model has also been applied to several applications, in a typical structure. These display the ability of the model to accelerate the design cycle for applications which require flash memory.

[1]  K. V. Noren,et al.  Macromodel development for a FLOTOX EEPROM , 1998 .

[2]  S. Lai,et al.  Flash memories: where we were and where we are going , 1998, International Electron Devices Meeting 1998. Technical Digest (Cat. No.98CH36217).

[3]  A. Concannon,et al.  Advanced Numerical Modelling of Non-Volatile Memory Cells , 1998, 28th European Solid-State Device Research Conference.

[4]  S.S. Chung,et al.  A Spice-compatible flash EEPROM model feasible for transient and program/erase cycling endurance simulation , 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318).

[5]  A. Mathewson,et al.  Scaling low power embedded flash EEPROMs to 0.18um , 1999, 29th European Solid-State Device Research Conference.