Shallow Junctions, Silicide Requirements and Process Technologies for Sub 0.5 μm CMOS
暂无分享,去创建一个
[1] Y. Taur,et al. A high-performance 0.25- mu m CMOS technology. II. Technology , 1992 .
[2] C. Osburn. Formation of silicided, ultra-shallow junctions using low thermal budget processing , 1990 .
[3] S. Ogura,et al. Design and characteristics of the lightly doped drain-source (LDD) insulated gate field-effect transistor , 1980 .
[4] James S. Nakos,et al. Comparison of transformation to low-resistivity phase and agglomeration of TiSi/sub 2/ and CoSi/sub 2/ , 1991 .
[5] Yuan Taur,et al. Source—Drain contact resistance in CMOS with self-aligned TiSi2 , 1987, IEEE Transactions on Electron Devices.
[6] Yuan Taur,et al. A high-performance 0.25- mu m CMOS technology. I. Design and characterization , 1992 .
[7] K. Ng,et al. The impact of intrinsic series resistance on MOSFET scaling , 1986, IEEE Transactions on Electron Devices.
[8] J. Sachitano,et al. Effects of ion implantation doping on the formation of TiSi2 , 1984 .
[9] Subramanian S. Iyer,et al. High Temperature Process Limitation on TiSi2 , 1986 .