A 0.1pJ/b 5-to-10Gb/s charge-recycling stacked low-power I/O for on-chip signaling in 45nm CMOS SOI
暂无分享,去创建一个
Yong Liu | Seongwon Kim | Daniel J. Friedman | Jae-sun Seo | Ping-Hsuan Hsieh | Leland Chang | José A. Tierno | Robert K. Montoye
[1] Amr Elshazly,et al. A highly digital 0.5-to-4Gb/s 1.9mW/Gb/s serial-link transceiver using current-recycling in 90nm CMOS , 2011, 2011 IEEE International Solid-State Circuits Conference.
[2] Daniel Friedman,et al. Dual-loop system of distributed microregulators with high DC accuracy, load response time below 500ps, and 85mV dropout voltage , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.
[3] Eisse Mensink,et al. Power Efficient Gigabit Communication Over Capacitively Driven RC-Limited On-Chip Interconnects , 2010, IEEE Journal of Solid-State Circuits.
[4] Vladimir Stojanovic,et al. An Energy-Efficient Equalized Transceiver for RC-Dominant Channels , 2010, IEEE Journal of Solid-State Circuits.
[5] S. Rajapandian,et al. High-voltage power delivery through charge recycling , 2006, IEEE Journal of Solid-State Circuits.
[6] Yong Liu,et al. A compact low-power 3D I/O in 45nm CMOS , 2012, 2012 IEEE International Solid-State Circuits Conference.
[7] R. Dennard,et al. A fully-integrated switched-capacitor 2∶1 voltage converter with regulation capability and 90% efficiency at 2.3A/mm2 , 2010, 2010 Symposium on VLSI Circuits.
[8] Elad Alon,et al. Integrated Regulation for Energy-Efficient Digital Circuits , 2008, IEEE J. Solid State Circuits.
[9] David Blaauw,et al. High-bandwidth and low-energy on-chip signaling with adaptive pre-emphasis in 90nm CMOS , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).