High performance VLSI architecture for division and square root
暂无分享,去创建一个
A novel high performance bit parallel architecture to perform square root and division is proposed. Relevant VLSI design issues have been addressed. By employing redundant arithmetic and a semisystolic schedule, the throughput has been made independent of the size of the array.
[1] Milos D. Ercegovac,et al. Implementation of module combining multiplication, division, and square root , 1989, IEEE International Symposium on Circuits and Systems,.