Pinned to the walls — Impact of packaging and application properties on the memory and power walls
暂无分享,去创建一个
[1] Phillip Stanley-Marbell,et al. Sal/Svm: an assembly language and virtual machine for computing with non-enumerated sets , 2010, VMIL '10.
[2] David A. Patterson,et al. Latency lags bandwith , 2004, CACM.
[3] Robert H. Dennard,et al. Practical Strategies for Power-Efficient Computing Technologies , 2010, Proceedings of the IEEE.
[4] David A. B. Miller,et al. Device Requirements for Optical Interconnects to Silicon Chips , 2009, Proceedings of the IEEE.
[5] Katsuyuki Sakuma,et al. Three-dimensional silicon integration , 2008, IBM J. Res. Dev..
[6] Todd M. Austin,et al. The SimpleScalar tool set, version 2.0 , 1997, CARN.
[7] Samuel Williams,et al. The Landscape of Parallel Computing Research: A View from Berkeley , 2006 .
[8] Fong Pong,et al. Missing the Memory Wall: The Case for Processor/Memory Integration , 1996, 23rd Annual International Symposium on Computer Architecture (ISCA'96).
[9] Christoforos E. Kozyrakis,et al. A case for intelligent RAM , 1997, IEEE Micro.
[10] Roy L. Russo,et al. On a Pin Versus Block Relationship For Partitions of Logic Graphs , 1971, IEEE Transactions on Computers.
[11] Sally A. McKee,et al. Hitting the memory wall: implications of the obvious , 1995, CARN.
[12] James R. Goodman,et al. Memory Bandwidth Limitations of Future Microprocessors , 1996, 23rd Annual International Symposium on Computer Architecture (ISCA'96).