Design and Layout of Two Stage High Band Width Operational Amplifier
暂无分享,去创建一个
This paper presents the design and layout of a two stage, high speed operational amplifiers using standard 0.35um CMOS technology. The design procedure involves designing the bias circuit, the differential input pair, and the gain stage using CAD tools. Both schematic and layout of the operational amplifier along with the comparison in the results of the two has been presented. The operational amplifier designed, has a gain of 93.51db at low frequencies. It has a gain bandwidth product of 55.07MHz, phase margin of 51.9o and a slew rate of 22v/us for a load of capacitor of 10pF. Keywords—Gain bandwidth product, Operational Amplifier, phase margin, slew rate.
[1] David A. Johns,et al. Analog Integrated Circuit Design , 1996 .
[2] Pradip Mandal,et al. A CMOS beta multiplier voltage reference with improved temperature performance and silicon tunability , 2004, 17th International Conference on VLSI Design. Proceedings..
[3] Kenneth C. Smith,et al. Microelectronic circuits, 2nd ed. , 1987 .