Split-level precharge differential logic: a new type of high-speed charge-recycling differential logic

In this paper, a new charge-recycling differential logic named split-level precharge differential logic (SPDL) is presented. It employs a new push-pull type output driver which is simple and separated from the NMOS logic tree. Therefore, it can improve energy efficiency, driving capability, and reliability compared with the previous differential logic structures which use cross-coupled inverters as the output driver. To verify the reliability and the applicability of the proposed SPDL in VLSI systems, an 8-bit full adder is fabricated in a 0.6-/spl mu/m CMOS technology. Experimental results show that the performance of the SPDL is about two times as good as that of the previous half-rail differential logic (HRDL) in terms of power-delay product. Moreover, the SPDL has stable operation under mismatch or parameter variation.

[1]  Kwyro Lee,et al.  Charge recycling differential logic (CRDL) for low power application , 1996 .

[2]  Bai-Sun Kong,et al.  Asynchronous sense differential logic , 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278).

[3]  Wonchan Kim,et al.  Current sensing differential logic: a CMOS logic for high reliability and flexibility , 1999 .

[4]  Kwyro Lee,et al.  Charge recycling differential logic for low-power application , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.

[5]  G.R. Hellestrand,et al.  Half-rail differential logic , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[6]  L. Heller,et al.  Cascode voltage switch logic: A differential CMOS logic family , 1984, 1984 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.