Implementation of a New Offset Generator Block for the Low-Voltage, Low-Power Self Biased Threshold Voltage Extractor Circuit
暂无分享,去创建一个
Sayan Chatterjee | Jagannath Samanta | Chandan Kumar Sarkar | Rituparna Dasgupta | Dipankar Saha | C. Sarkar | S. Chatterjee | J. Samanta | Rituparna Dasgupta | Dipankar Saha
[1] Mark G. Johnson,et al. An input-free V/sub T/ extractor circuit using a two-transistor differential amplifier , 1993 .
[2] Sung-Mo Kang,et al. CMOS digital integrated circuits , 1995 .
[3] Jan M. Rabaey,et al. Digital Integrated Circuits , 2003 .
[4] Siew Kuok Hoon,et al. An accurate self-bias threshold voltage extractor using differential difference feedback amplifier , 2000, 2000 IEEE International Symposium on Circuits and Systems. Emerging Technologies for the 21st Century. Proceedings (IEEE Cat No.00CH36353).
[5] Siew Kuok Hoon,et al. An optimally self-biased threshold-voltage extractor [MOSFET circuit parametric testing] , 2003, IEEE Trans. Instrum. Meas..
[6] Z. Wang,et al. Automatic V/sub T/ extractors based on an n*n/sup 2/ MOS transistor array and their application , 1992 .
[7] Chong-Gun Yu,et al. An accurate and matching-free threshold voltage extraction scheme for MOS transistors , 1994, Proceedings of IEEE International Symposium on Circuits and Systems - ISCAS '94.
[8] S. Siskos,et al. Low-voltage low-power accurate CMOS V/sub T/ extractor , 2001 .
[9] I. Filanovsky. An input-free V extractor circuit using a series connection of three transistors , 1997 .