Unified delay analysis for on-chip RLCG interconnects for ramp input using fourth order transfer function

Earlier only the delay caused due to the presence of gates was considered to be an important issue, but now with decreasing feature size and increasing complexity, on-chip interconnect delay has acquired prominence for incremental performance-driven layout synthesis. In this paper, we have obtained an analytical delay model, for RLCG interconnect lines, that in addition to preserving the effectiveness of the previous RLC interconnect models, improves the accuracy for deep submicron technologies that are used at higher frequencies. As the existing works till date, have mostly focused on RC and RLC interconnects with step signal as its input, this approach towards RLCG interconnects is a challenge in itself. In this paper, we have put forward an analytical model, which could accurately capture the on-chip interconnect delay. As we move onto higher frequency ranges, of the order of GHz, the effects of shunt conductance can not be ignored, as that provides a measure of the possible leakage. Due to these reasons, we have derived our on-chip interconnect delay metric considering distributed RLCG segments, rather than sticking to the conventional RLC and RC. The experimental results reveal that our model matches very well with the delay calculations, obtained using SPICE, resulting in an error of less than 4%.

[1]  Andrew B. Kahng,et al.  Analytical delay models for VLSI interconnects under ramp input , 1996, Proceedings of International Conference on Computer Aided Design.

[2]  K.A. Jenkins,et al.  When are transmission-line effects important for on-chip interconnections , 1997, 1997 Proceedings 47th Electronic Components and Technology Conference.

[3]  Lawrence T. Pileggi,et al.  Asymptotic waveform evaluation for timing analysis , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[4]  James D. Meindl,et al.  Compact distributed RLC interconnect models-Part II: Coupled line transient expressions and peak crosstalk in multilevel networks , 2000 .

[5]  Yehea I. Ismail,et al.  Equivalent Elmore delay for RLC trees , 1999, DAC '99.

[6]  W. C. Elmore The Transient Response of Damped Linear Networks with Particular Regard to Wideband Amplifiers , 1948 .

[7]  Lawrence T. Pileggi,et al.  PRIMA: passive reduced-order interconnect macromodeling algorithm , 1998, 1997 Proceedings of IEEE International Conference on Computer Aided Design (ICCAD).

[8]  Lawrence T. Pileggi,et al.  PRIMA: passive reduced-order interconnect macromodeling algorithm , 1997, ICCAD 1997.

[9]  L.M. Coulibaly,et al.  Analytical ramp delay model for distributed on-chip RLC interconnects , 2004, The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04..

[10]  Andrew B. Kahng,et al.  An analytical delay model for RLC interconnects , 1997, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[11]  Ernest S. Kuh,et al.  Moment computation of lumped and distributed coupled RC trees with application to delay and crosstalk estimation , 2001, Proc. IEEE.

[12]  James D. Meindl,et al.  Compact distributed RLC interconnect models. I. Single line transient, time delay, and overshoot expressions , 2000 .

[13]  S. Wong,et al.  On-chip inductance modeling of VLSI interconnects , 2000, 2000 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.00CH37056).