29.1 A 28nm Bulk-CMOS 4-to-8GHz ¡2mW Cryogenic Pulse Modulator for Scalable Quantum Computing

While quantum processors are typically cooled to $\lt 25$ mK to avoid thermal disturbances to their delicate quantum states, all qubits still suffer decoherence and gate errors. As such, quantum error correction is needed to fully harness the power of quantum computing (QC). Current projections indicate that $\gt 1,000$ physical qubits will be required to encode one error-corrected qubit [1]. Implementing a system with 1,000 error-corrected qubits will likely require moving from the contemporary paradigm where control and readout of the quantum processor is carried out using racks of room temperature electronics to one in which integrated control/readout circuits are located within the cryogenic environment and connected to the quantum processor through superconducting interconnects [2]. This is a major challenge, as the cryo ICs must be high performance and very low power (eventually $\lt 1$ mW/qubit). In this paper, we report the design and system-level characterization of a prototype cryo-CMOS IC for performing XY gate operations on transmon (XMON) qubits.

[1]  M. Mariantoni,et al.  Surface codes: Towards practical large-scale quantum computation , 2012, 1208.0928.

[2]  S. Girvin,et al.  Charge-insensitive qubit design derived from the Cooper pair box , 2007, cond-mat/0703002.

[3]  Lin Song,et al.  15.5 Cryo-CMOS circuits and systems for scalable quantum computing , 2017, 2017 IEEE International Solid-State Circuits Conference (ISSCC).

[4]  R. Barends,et al.  Superconducting quantum circuits at the surface code threshold for fault tolerance , 2014, Nature.

[5]  Torsten Lehmann,et al.  SOS current mirror matching at 4K: A brief study , 2010, Proceedings of 2010 IEEE International Symposium on Circuits and Systems.

[6]  Arnout Beckers,et al.  Characterization and Modeling of 28-nm Bulk CMOS Technology Down to 4.2 K , 2018, IEEE Journal of the Electron Devices Society.