Clock recovery in high-speed multilevel serial links

This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.

[1]  T. Lee,et al.  A 0.3-/spl mu/m CMOS 8-Gb/s 4-PAM serial link transceiver , 2000, 1999 Symposium on VLSI Circuits. Digest of Papers (IEEE Cat. No.99CH36326).

[2]  David A. Johns,et al.  Analog Integrated Circuit Design , 1996 .

[3]  John G. Proakis,et al.  Digital Communications , 1983 .

[4]  David A. Johns,et al.  Integrated circuits for data transmission over twisted-pair channels , 1997 .

[5]  K. R. Lakshmikumar,et al.  High-speed serial transceivers for data communication systems , 2001, IEEE Commun. Mag..

[6]  C.W. Werner,et al.  A 2 Gb/s/pin 4-PAM parallel bus interface with transmit crosstalk cancellation, equalization, and integrating receivers , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).

[7]  Alan B. Grebene,et al.  Analog Integrated Circuit Design , 1978 .