The VLSI Implementation of a Reed—Solomon Encoder Using Berlekamp's Bit-Serial Multiplier Algorithm
暂无分享,去创建一个
Berlekamp has developed for the California Institute of Technology Jet Propulsion Laboratory (JPL) a bit-serial multiplication algorithm for the encoding of Reed-Solomon (RS) codes, using a dual basis over a Galois field. The conventional RS encoder for long codes often requires lookup tables to perform multiplication of two field elements. Berlekamp's algorithm requires only shifting and EXCLUSIVE OR operations. It is shown in this paper that the new dual-basis (255,223) RS encoder can be realized readily on a single VLSI chip with NMOS technology.
[1] H.F.A. Roefs,et al. Concatenated coding on a spacecraft to ground telemetry channel: Performance , 1981 .
[2] Lynn Conway,et al. Introduction to VLSI systems , 1978 .
[3] F. MacWilliams,et al. The Theory of Error-Correcting Codes , 1977 .
[4] Elwyn R. Berlekamp,et al. Bit-serial Reed - Solomon encoders , 1982, IEEE Transactions on Information Theory.
[5] M. Perlman,et al. The Reed-Solomon encoders: Conventional versus Berlekamp's architecture , 1982 .