Collapsing the transistor chain to an effective single equivalent transistor
暂无分享,去创建一个
[1] Y.-H. Jun,et al. An accurate and efficient delay time modeling for MOS logic circuits using polynomial approximation , 1989, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[2] Spiridon Nikolaidis,et al. Analytical transient response and propagation delay evaluation of the CMOS inverter for short-channel devices , 1998, IEEE J. Solid State Circuits.
[3] Takayasu Sakurai,et al. Delay analysis of series-connected MOSFET circuits , 1991 .
[4] Nicholas C. Rumin,et al. Inverter models of CMOS gates for supply current and delay evaluation , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[5] A. R. Newton,et al. Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas , 1990 .
[6] Eby G. Friedman,et al. Channel width tapering of serially connected MOSFET's with emphasis on power dissipation , 1994, IEEE Trans. Very Large Scale Integr. Syst..
[7] Sung-Mo Kang,et al. A global delay model for domino cmos circuits with application to transistor sizing , 1990, Int. J. Circuit Theory Appl..
[8] M. Shoji. FFT scaling in Domino CMOS gates , 1985 .