A 32-bit Ultrafast Parallel Correlator using Resonant Tunneling Devices
暂无分享,去创建一个
An ultrafast 32-bit pipeline correlator has been implemented using resonant tunneling diodes (RTD) and hetero-junction bipolar transistors (HBT). The negative differential resistance (NDR) characteristics of RTD's is the basis of logic gates with the self-latching property that eliminates pipeline area and delay overheads which limit throughput in conventional technologies. The circuit topology also allows threshold logic functions such as minority/majority to be implemented in a compact manner resulting in reduction of the overall complexity and delay of arbitrary logic circuits. The parallel correlator is an essential component in code division multi-access (CDMA) transceivers used for the continuous calculation of correlation between an incoming data stream and a PN sequence. Simulation results show that a nano-pipelined correlator can provide and effective throughput of one 32-bit correlation every 100 picoseconds, using minimal hardware, with a power dissipation of 1.5 watts. RTD plus HBT based logic gates have been fabricated and the RTD plus HBT based correlator is compared with state of the art complementary metal oxide semiconductor (CMOS) implementations.
[1] Pinaki Mazumder,et al. Ultrafast pipelined arithmetic using quantum electronic devices , 1994 .
[2] Rodger E. Ziemer,et al. Digital Communications and Spread Spectrum Systems , 1985 .
[3] Pinaki Mazumder,et al. Logic design based on negative differential resistance characteristics of quantum electronic devices , 1993 .