Abstract. Ultra low power applications can take great advantages from adiabatic circuitry. In this technique a multiphase system is used which consists ideally of trapezoidal voltage signals. The input signals to be processed will often come from a function block realized in static CMOS. The static rectangular signals must be converted for the oscillating multiphase system of the adiabatic circuitry. This work shows how to convert the input signals to the proposed pulse form which is synchronized to the appropriate supply voltage. By means of adder structures designed for a 0.13µm technology in a 4-phase system there will be demonstrated, which additional circuits are necessary for the conversion. It must be taken into account whether the data arrive in parallel or serial form. Parallel data are all in one phase and therefore it is advantageous to use an adder structure with a proper input stage, e.g. a Carry Lookahead Adder (CLA). With a serial input stage it is possible to read and to process four signals during one cycle due to the adiabatic 4-phase system. Therefore input signals with a frequency four times higher than the adiabatic clock frequency can be used. This reduces the disadvantage of the slow clock period typical for adiabatic circuits. By means of an 8 bit Ripple Carry Adder (8 bit RCA) the serial reading will be introduced. If the word width is larger than 4 bits the word can be divided in 4 bit words which are processed in parallel. This is the most efficient way to minimize the number of input lines and pads. At the same time a high throughput is achieved.
[1]
D. Schmitt-Landsiedel,et al.
Adiabatic 4-bit adders: comparison of performance and robustness against technology parameter variations
,
2002,
The 2002 45th Midwest Symposium on Circuits and Systems, 2002. MWSCAS-2002..
[2]
John S. Denker,et al.
2nd order adiabatic computation with 2N-2P and 2N-2N2P logic circuits
,
1995,
ISLPED '95.
[3]
Roberto Saletti,et al.
Simple model for positive-feedback adiabatic logic power consumption estimation
,
2000
.
[4]
Deog-Kyoon Jeong,et al.
An efficient charge recovery logic circuit
,
1996,
IEEE J. Solid State Circuits.
[5]
L. Reyneri,et al.
Positive feedback in adiabatic logic
,
1996
.