Design and optimization of integrated low-voltage low-power monolithic CMOS charge pumps

Driven by the proliferation of implantable and self-powered electronic devices, low-voltage, low-power, high-efficiency DC-DC power converters are on high demands. This paper first reviews the state-of-the-arts charge pumps, with focus on power loss minimization, power stage architectures and control signaling. A new four-phase complimentary charge pump is then proposed. By employing the techniques of minimizing the reversion loss and conduction loss and interleaving the power stage sub-cells, the design achieves high efficiency and low ripple voltages without compromising fabrication cost. A sub-threshold clock generator is employed to further reduce the power loss in the controller. The charge pump was designed with IBM 180 nm CMOS process with fully on-chip pumping capacitors. HSPICE simulations show that the charge pump maintains the efficiency above 90% within up to 5 mW power range, with the maximum efficiency of 92.01%. The ripple voltage is also much improved in comparison with its counterparts.

[1]  Michel Declercq,et al.  A high-efficiency CMOS voltage doubler , 1998, IEEE J. Solid State Circuits.

[2]  Shantanu Chakrabartty,et al.  Piezo-powered floating gate injector for self-powered fatigue monitoring in biomechanical implants , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[3]  Chi-Ying Tsui,et al.  Single-inductor multiple-output switching converters with time-multiplexing control in discontinuous conduction mode , 2003, IEEE J. Solid State Circuits.

[4]  Chi-Ying Tsui,et al.  An integrated one-cycle control buck converter with adaptive output and dual loops for output error correction , 2004 .

[5]  Chi-Ying Tsui,et al.  High efficiency cross-coupled doubler with no reversion loss , 2006, 2006 IEEE International Symposium on Circuits and Systems.

[6]  Wing-Hung Ki,et al.  An integrated one-cycle control buck converter with adaptive output and dual loops for output error correction , 2004, IEEE Journal of Solid-State Circuits.

[7]  Robert G. Meyer,et al.  Analysis and Design of Analog Integrated Circuits , 1993 .

[8]  Dongsheng Ma,et al.  Low-Ripple CMOS Switched-Capacitor Power Converter With Closed-Loop Interleaving Regulation , 2006, IEEE Custom Integrated Circuits Conference 2006.

[9]  Dragan Maksimovic,et al.  Switched-capacitor DC-DC converters for low-power on-chip applications , 1999, 30th Annual IEEE Power Electronics Specialists Conference. Record. (Cat. No.99CH36321).

[10]  Dongsheng Ma Robust Multiple-Phase Switched-Capacitor DC-DC, Converter with Digital Interleaving Regulation Scheme , 2006, ISLPED'06 Proceedings of the 2006 International Symposium on Low Power Electronics and Design.

[11]  Eiji Takeda,et al.  An experimental 1.5-V 64-Mb DRAM , 1991 .