Rapid design space exploration for multi parametric optimization of VLSI designs

Design Space Exploration (DSE) is one of the most important stages in High Level Synthesis designing methodology. This paper presents a novel DSE approach for the current generation of systems with heterogeneous multi parametric optimization objectives. The method introduced in this paper is capable of concurrently resolving multiple conflicting issues encountered during DSE, such as maximization of accuracy needed in the evaluation of design space with minimization in time expended to explore the best architecture. Results of the proposed method for different benchmarks indicated significant acceleration in exploration process compared to another existing approach that is also based on Pareto optimal analysis.

[1]  Vincenzo Catania,et al.  Efficient design space exploration for application specific systems-on-a-chip , 2007, J. Syst. Archit..

[2]  Lev Kirischian,et al.  Multi-parametric optimisation of the modular computer architecture , 2006 .

[3]  Lev Kirischian Optimization of parallel task execution on the adaptive reconfigurable group organized computing system , 2000, Proceedings International Conference on Parallel Computing in Electrical Engineering. PARELEC 2000.

[4]  Srinivas Katkoori,et al.  A genetic algorithm for the design space exploration of datapaths during high-level synthesis , 2006, IEEE Transactions on Evolutionary Computation.

[5]  Stephen A. Dyer,et al.  Digital signal processing , 2018, 8th International Multitopic Conference, 2004. Proceedings of INMIC 2004..

[6]  E. Torbey,et al.  Performing scheduling and storage optimization simultaneously using genetic algorithms , 1998, 1998 Midwest Symposium on Circuits and Systems (Cat. No. 98CB36268).

[7]  C. Haubelt,et al.  Accelerating design space exploration , 2003, ASIC, 2003. Proceedings. 5th International Conference on.