A CMOS PLL-based frequency synthesizer for wireless communication systems at 0.9, 1.8, 1.9 and 2.4 GHz
暂无分享,去创建一个
[1] Christian Piguet,et al. A 320 MHz, 1.5 mW@1.35 V CMOS PLL for microprocessor clock generation , 1996 .
[2] Woogeun Rhee. A low power, wide linear-range CMOS voltage-controlled oscillator , 1998, ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187).
[3] Keng L. Wong,et al. A PLL clock generator with 5 to 110 MHz of lock range for microprocessors , 1992 .
[4] R.R.-B. Sheen,et al. A 3.3 V 600 MHz-1.30 GHz CMOS phase-locked loop for clock synchronization of optical chip-to-chip interconnects , 1998, ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187).
[5] T. Rahkonen,et al. A frequency hopping synthesizer chip for GSM and DCS systems , 1998, 1998 Midwest Symposium on Circuits and Systems (Cat. No. 98CB36268).
[6] Oscal T.-C. Chen,et al. A wide-range phase-locked loop using a range-programmable voltage-controlled oscillator , 2000, Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144).
[7] H. C. Yang,et al. A low jitter 0.3-165 MHz CMOS PLL frequency synthesizer for 3 V/5 V operation , 1997 .