Implementation and Analysis of Power, Area and Delay of Array, Urdhva, Nikhilam Vedic Multipliers
暂无分享,去创建一个
[1] M. B. Damle. Low-power Full Adder array-based Multiplier with Domino Logic , 2012 .
[2] S. Naveen Kumar,et al. High Speed , Power and Area efficient Algorithms for ALU using Vedic Mathematics , 2012 .
[3] P. Verma,et al. Implementation of an Efficient Multiplier based on Vedic Mathematics Using EDA Tool , 2012 .
[4] V. Charishma,et al. Design of High Speed Vedic Multiplier using Vedic Mathematics Techniques , 2012 .
[5] S Ramachandran,et al. Design, Implementation and Performance Analysis of an Integrated Vedic Multiplier Architecture , 2012 .
[6] Sadiq M. Sait,et al. International Journal of Computer Networks & Communications (IJCNC) , 2011 .
[7] Rutuparna Panda,et al. Speed Comparison of 16x16 Vedic Multipliers , 2011 .
[8] Sumit R. Vaidya,et al. DELAY-POWER PERFORMANCE COMPARISON OF MULTIPLIERS IN VLSI CIRCUIT DESIGN , 2010 .
[9] Pushpalata Verma,et al. Design of 4x4 bit Vedic Multiplier using EDA Tool , 2012 .
[10] N. Kayalvizhi,et al. Implementation of Power Efficient Vedic Multiplier , 2012 .
[11] Prabir Saha,et al. Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors , 2011 .
[12] Sumit R. Vaidya,et al. Performance comparison of multipliers for power-speed trade-off in VLSI design , 2010, ICN 2010.