A multibit /spl Delta//spl Sigma/ analog-to-digital converter can achieve high resolution with a lower order modulator and lower oversampling ratio than a single-bit design. However, in a multihit /spl Delta//spl Sigma/ modulator, quantization level errors in the internal multibit quantizer can limit the /spl Delta//spl Sigma/ modulator's signal-to-noise-and-distortion and spurious-free dynamic range. For a CMOS /spl Delta//spl Sigma/ analog-to-digital converter using a flash analog-to-digital converter as its internal quantizer, comparator input offset errors are a significant source of quantization level errors. This paper presents a dynamic element matching (DEM) technique, comparator offset DEM, that modulates the sign of the comparator input offsets with a random sequence and causes the offset errors to appear as white noise and attenuated spurious tones. Measured performance of a prototype /spl Delta//spl Sigma/ modulator IC shows that comparator offset DEM enables it to achieve 98-dB peak signal-to-noise-and-distortion and 105-dB spurious-free dynamic range. Analysis and simulation of comparator offset DEM in a flash analog-to-digital converter with a periodic input and uniform dither give insight into its operation and quantify the spur attenuation it provides.
[1]
William Feller,et al.
An Introduction to Probability Theory and Its Applications
,
1967
.
[2]
L. Schuchman.
Dither Signals and Their Effect on Quantization Noise
,
1964
.
[3]
A. Sripad,et al.
A necessary and sufficient condition for quantization errors to be uniform and white
,
1977
.
[4]
Ian Galton.
Spectral shaping of circuit errors in digital-to-analog converters
,
1997
.
[5]
Ian Galton,et al.
An area-efficient differential input ADC with digital common mode rejection
,
1999,
ISCAS'99. Proceedings of the 1999 IEEE International Symposium on Circuits and Systems VLSI (Cat. No.99CH36349).
[6]
P. Senn,et al.
Switched-capacitor second-order noise-shaping coder
,
1983
.
[7]
Ian Galton.
Granular quantization noise in a class of delta-sigma modulators
,
1994,
IEEE Trans. Inf. Theory.
[8]
I. Galton,et al.
A 3.3-V single-poly CMOS audio ADC delta-sigma modulator with 98-dB peak SINAD and 105-dB peak SFDR
,
2000,
IEEE Journal of Solid-State Circuits.