Defect Characterization and Test Generation for Spintronic-based Compute-In-Memory
暂无分享,去创建一个
Mehdi B. Tahoori | Sarath Mohanachandran Nair | Christopher Münch | M. Tahoori | S. Nair | Christopher Münch
[1] S. T. Woo,et al. 22-nm FD-SOI Embedded MRAM Technology for Low-Power Automotive-Grade-l MCU Applications , 2018, 2018 IEEE International Electron Devices Meeting (IEDM).
[2] Erik Jan Marinissen,et al. Electrical Modeling of STT-MRAM Defects , 2018, 2018 IEEE International Test Conference (ITC).
[3] T. Ghani,et al. MRAM as Embedded Non-Volatile Memory Solution for 22FFL FinFET Technology , 2018, 2018 IEEE International Electron Devices Meeting (IEDM).
[4] Yervant Zorian,et al. Defect injection, Fault Modeling and Test Algorithm Generation Methodology for STT-MRAM , 2018, 2018 IEEE International Test Conference (ITC).
[5] 裕幸 飯田,et al. International Technology Roadmap for Semiconductors 2003の要求清浄度について - シリコンウエハ表面と雰囲気環境に要求される清浄度, 分析方法の現状について - , 2004 .
[6] H-S Philip Wong,et al. Memory leads the way to better computing. , 2015, Nature nanotechnology.
[7] R. P. Robertazzi,et al. Spin-transfer torque MRAM with reliable 2 ns writing for last level cache applications , 2019, 2019 IEEE International Electron Devices Meeting (IEDM).
[8] C. Wiegand,et al. 2 MB Array-Level Demonstration of STT-MRAM Process and Performance Towards L4 Cache Applications , 2019, 2019 IEEE International Electron Devices Meeting (IEDM).
[9] Sachhidh Kannan,et al. Sneak-Path Testing of Crossbar-Based Nonvolatile Random Access Memories , 2013, IEEE Transactions on Nanotechnology.
[10] Mehdi Baradaran Tahoori,et al. Evaluation of Hybrid Memory Technologies Using SOT-MRAM for On-Chip Cache Hierarchy , 2015, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[11] Anand Raghunathan,et al. Computing in Memory With Spin-Transfer Torque Magnetic RAM , 2017, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[12] Arijit Raychowdhury,et al. Analysis of Defects and Variations in Embedded Spin Transfer Torque (STT) MRAM Arrays , 2016, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.
[13] S. O. Park,et al. 1Gbit High Density Embedded STT-MRAM in 28nm FDSOI Technology , 2019, 2019 IEEE International Electron Devices Meeting (IEDM).
[14] Shimeng Yu,et al. Emerging Memory Technologies: Recent Trends and Prospects , 2016, IEEE Solid-State Circuits Magazine.
[15] Frederick T. Chen,et al. RRAM Defect Modeling and Failure Analysis Based on March Test and a Novel Squeeze-Search Scheme , 2015, IEEE Transactions on Computers.
[16] Jintao Yu,et al. Scouting Logic: A Novel Memristor-Based Logic Design for Resistive Computing , 2017, 2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI).
[17] H. H. Amer,et al. Testing of memristor ratioed logic (MRL) XOR gate , 2016, 2016 28th International Conference on Microelectronics (ICM).
[18] B. Hughes,et al. Demonstration of a Reliable 1 Gb Standalone Spin-Transfer Torque MRAM For Industrial Applications , 2019, 2019 IEEE International Electron Devices Meeting (IEDM).
[19] Pierre-Emmanuel Gaillardon,et al. Memristive logic: A framework for evaluation and comparison , 2017, 2017 27th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS).
[20] Said Hamdioui,et al. Testing Resistive Memories: Where are We and What is Missing? , 2018, 2018 IEEE International Test Conference (ITC).
[21] Harry Chuang,et al. 22nm STT-MRAM for Reflow and Automotive Uses with High Yield, Reliability, and Magnetic Immunity and with Performance and Shielding Options , 2019, 2019 IEEE International Electron Devices Meeting (IEDM).
[22] Jin-Fu Li,et al. Testing of In-Memory-Computing 8T SRAMs , 2019, 2019 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT).
[23] Mehdi B. Tahoori,et al. Design of Defect and Fault-Tolerant Nonvolatile Spintronic Flip-Flops , 2017, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[24] S. H. Han,et al. Demonstration of Highly Manufacturable STT-MRAM Embedded in 28nm Logic , 2018, 2018 IEEE International Electron Devices Meeting (IEDM).
[25] Andrew D Kent,et al. A new spin on magnetic memories. , 2015, Nature nanotechnology.