Single-Supply 3T Gain-Cell for Low-Voltage Low-Power Applications
暂无分享,去创建一个
Andreas Peter Burg | Alexander Fish | Pascal Andreas Meinerzhagen | Adam Teman | Robert Giterman | Lior Atias
[1] Chris H. Kim,et al. A 667 MHz Logic-Compatible Embedded DRAM Featuring an Asymmetric 2T Gain Cell for High Speed On-Die Caches , 2012, IEEE Journal of Solid-State Circuits.
[2] Chris H. Kim,et al. A 2T1C Embedded DRAM Macro With No Boosted Supplies Featuring a 7T SRAM Based Repair and a Cell Storage Monitor , 2012, IEEE Journal of Solid-State Circuits.
[3] Yibin Ye,et al. 2 GHz 2 Mb 2T Gain Cell Memory Macro With 128 GBytes/sec Bandwidth in a 65 nm Logic Process Technology , 2009, IEEE Journal of Solid-State Circuits.
[4] Alexander Fish,et al. Impact of body biasing on the retention time of gain-cell memories , 2013 .
[5] Keith A. Bowman,et al. PVT-and-aging adaptive wordline boosting for 8T SRAM power reduction , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[6] Andreas Peter Burg,et al. Replica Technique for Adaptive Refresh Timing of Gain-Cell-Embedded DRAM , 2014, IEEE Transactions on Circuits and Systems II: Express Briefs.
[7] Alexander Fish,et al. Exploration of Sub-VT and Near-VT 2T Gain-Cell Memories for Ultra-Low Power Applications under Technology Scaling , 2013 .
[8] David Blaauw,et al. A 5.42nW/kB retention power logic-compatible embedded DRAM with 2T dual-Vt gain cell for low power sensing applications , 2010, 2010 IEEE Asian Solid-State Circuits Conference.
[9] Wei Zhang,et al. A Write-Back-Free 2T1D Embedded DRAM With Local Voltage Sensing and a Dual-Row-Access Low Power Mode , 2013, IEEE Trans. Circuits Syst. I Regul. Pap..
[10] Sreerama Reddy,et al. Design and Implementation of 8K-bits Low Power SRAM in 180nm Technology , 2009 .
[11] Chris H. Kim,et al. A 3T Gain Cell Embedded DRAM Utilizing Preferential Boosting for High Density and Low Power On-Die Caches , 2011, IEEE Journal of Solid-State Circuits.