The ACROSS MPSoC - A New Generation of Multi-core Processors Designed for Safety-Critical Embedded Systems
暂无分享,去创建一个
[1] Eby G. Friedman,et al. Clock distribution networks in synchronous digital integrated circuits , 2001, Proc. IEEE.
[2] G. Amdhal,et al. Validity of the single processor approach to achieving large scale computing capabilities , 1967, AFIPS '67 (Spring).
[3] Russell Tessier,et al. ASOC: a scalable, single-chip communications architecture , 2000, Proceedings 2000 International Conference on Parallel Architectures and Compilation Techniques (Cat. No.PR00622).
[4] Roman Obermaisser,et al. The time-triggered System-on-a-Chip architecture , 2008, ISIE 2008.
[5] Nikil Dutt,et al. On-Chip Interconnect with aelite: Composable and Predictable Systems , 2010 .
[6] Natalie D. Enright Jerger,et al. Outstanding Research Problems in NoC Design: System, Microarchitecture, and Circuit Perspectives , 2009, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[7] Jonathan Swingler,et al. The synergistic relationship of stresses in the automotive connector , 1998 .
[8] Hermann Kopetz,et al. The time-triggered architecture , 2003 .
[9] Guy Lemieux,et al. A Survey and Taxonomy of GALS Design Styles , 2007, IEEE Design & Test of Computers.
[10] Hermann Kopetz,et al. A System-on-a-Chip Platform for Mixed-Criticality Applications , 2010, 2010 13th IEEE International Symposium on Object/Component/Service-Oriented Real-Time Distributed Computing.
[11] Théodore Marescaux,et al. Introducing the SuperGT Network-on-Chip; SuperGT QoS: more than just GT , 2007, 2007 44th ACM/IEEE Design Automation Conference.
[12] Hermann Kopetz,et al. The non-blocking write protocol NBW: A solution to a real-time synchronization problem , 1993, 1993 Proceedings Real-Time Systems Symposium.
[13] Ran Ginosar,et al. QNoC: QoS architecture and design process for network on chip , 2004, J. Syst. Archit..
[14] Axel Jantsch,et al. Guaranteed bandwidth using looped containers in temporally disjoint networks within the nostrum network on chip , 2004, Proceedings Design, Automation and Test in Europe Conference and Exhibition.
[15] Roman Obermaisser,et al. A Cross-Domain Multiprocessor System-on-a-Chip for Embedded Real-Time Systems , 2010, IEEE Transactions on Industrial Informatics.
[16] Kees G. W. Goossens,et al. Guaranteeing the Quality of Services in Networks on Chip , 2003, Networks on Chip.
[17] Neeraj Suri,et al. INDEXYS, a Logical Step beyond GENESYS , 2010, SAFECOMP.
[18] Fred J. Pollack. New microarchitecture challenges in the coming generations of CMOS process technologies (keynote address)(abstract only) , 1999, MICRO.