Power-Aware At-Speed Scan Test Methodology for Circuits with Synchronous Clocks
暂无分享,去创建一个
[1] Yervant Zorian,et al. PSBIST: A partial-scan based built-in self-test scheme , 1993, Proceedings of IEEE International Test Conference - (ITC).
[2] Stephen Pateras. Achieving at-speed structural test , 2003, IEEE Design & Test of Computers.
[3] B. Nadeau-Dosti,et al. Structural test with functional characteristics , 2005, Proceedings. 2005 IEEE International Workshop on Current and Defect Based Testing, 2005. DBT 2005..
[4] Janusz Rajski,et al. Logic BIST for large industrial designs: real issues and case studies , 1999, International Test Conference 1999. Proceedings (IEEE Cat. No.99CH37034).
[5] Jeff Rearick,et al. Calibrating clock stretch during AC scan testing , 2005, IEEE International Conference on Test, 2005..
[6] Guido Gronthoud,et al. On Performance Testing with Path Delay Patterns , 2007, 25th IEEE VLSI Test Symposium (VTS'07).
[7] Irith Pomeranz,et al. Scan-Based Tests with Low Switching Activity , 2007, IEEE Design & Test of Computers.
[8] Resve A. Saleh,et al. Power Supply Noise in SoCs: Metrics, Management, and Measurement , 2007, IEEE Design & Test of Computers.
[9] T. Rahal-Arabi,et al. On-die droop detector for analog sensing of power supply noise , 2004, IEEE Journal of Solid-State Circuits.
[10] C. P. Ravikumar,et al. At-speed transition fault testing with low speed scan enable , 2005, 23rd IEEE VLSI Test Symposium (VTS'05).