A 2.6mW 6b 2.2GS/s 4-times interleaved fully dynamic pipelined ADC in 40nm digital CMOS
暂无分享,去创建一个
[1] Geert Van der Plas,et al. A 0.16pJ/Conversion-Step 2.5mW 1.25GS/s 4b ADC in a 90nm Digital CMOS Process , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[2] S. Ramprasad,et al. A 10.3GS/s 6bit (5.1 ENOB at Nyquist) time-interleaved/pipelined ADC using open-loop amplifiers and digital calibration in 90nm CMOS , 2008, 2008 IEEE Symposium on VLSI Circuits.
[3] Daehwa Paik,et al. A low-noise self-calibrating dynamic comparator for high-speed ADCs , 2008, 2008 IEEE Asian Solid-State Circuits Conference.
[4] P. Terreni,et al. Efficient Calibration through Statistical Behavioral Modeling of a High-Speed Low-Power ADC , 2006, 2006 Ph.D. Research in Microelectronics and Electronics.
[5] Geert Van der Plas,et al. A 150 MS/s 133$~\mu$W 7 bit ADC in 90 nm Digital CMOS , 2008, IEEE Journal of Solid-State Circuits.