Safety issues in the comparative analysis of dependable architectures
暂无分享,去创建一个
This paper illustrates the value of analytical techniques for the safety analysis of dependable architectures at the system level. Its important contributions are: (1) comparative analysis of five common hardware architectures for life-critical applications; (2) demonstration of the effect of various coverage parameters on system safety; and (3) illustration of important metrics in evaluating system safety. Discrete space, CTMC (continuous time Markov chains) are used to model the five architectures at the building block level: a simplex architecture; two gracefully degrading architectures with and without repair; and two hard-failing architectures.
[1] J. Wensley. August systems industrial control computers , 1986 .
[2] Yutaka Hasegawa,et al. The design concepts and operational results of fault-tolerant computer systems for the Shinkansen train control , 1993, FTCS-23 The Twenty-Third International Symposium on Fault-Tolerant Computing.
[3] H. Hecht,et al. Designing micro-based systems for fail-safe travel: For reliable control of railroads, aircraft, and space vehicles, designers are harnessing the power of the microprocessor , 1987, IEEE Spectrum.