Negative capacitance circuits for process variations compensation and timing yield improvement

The continued demand for higher performance in modern microprocessors places strict timing constraints on the high performance modules such as dynamic circuits and register files. In addition, the increased process variations in scaled technologies results in delay variations around its nominal value. This delay variability results in violating the timing constraints, and correspondingly, causes a timing yield loss. In our previous work, new negative capacitance circuits are connected to the highly capacitive nodes to reduce the overall parasitic capacitance at these nodes. This capacitance reduction reduces the circuit mean delay which results in timing yield improvement, which is verified by using post-layout simulations. In this paper, test chip measurements are provided showing that the adoption of the negative capacitance circuit to a 64-input wide dynamic OR gate is capable of improving the timing yield to 100%.

[1]  Mohamed I. Elmasry,et al.  A Design-Oriented Soft Error Rate Variation Model Accounting for Both Die-to-Die and Within-Die Variations in Submicrometer CMOS SRAM Cells , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.

[2]  Vivek De,et al.  Design and reliability challenges in nanometer technologies , 2004, Proceedings. 41st Design Automation Conference, 2004..

[3]  Kaustav Banerjee,et al.  A Novel Variation-Tolerant Keeper Architecture for High-Performance Low-Power Wide Fan-In Dynamic or Gates , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  Mohamed I. Elmasry,et al.  Novel Timing Yield Improvement Circuits for High-Performance Low-Power Wide Fan-In Dynamic OR Gates , 2011, IEEE Transactions on Circuits and Systems I: Regular Papers.

[5]  David J. Comer,et al.  Bandwidth Extension of High-Gain CMOS Stages Using Active Negative Capacitance , 2006, 2006 13th IEEE International Conference on Electronics, Circuits and Systems.

[6]  Atsushi Kurokawa,et al.  Challenge: variability characterization and modeling for 65- to 90-nm processes , 2005, Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005..

[7]  Jan M. Rabaey,et al.  Digital Integrated Circuits , 2003 .

[8]  A. R. Newton,et al.  Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas , 1990 .

[9]  Mohamed I. Elmasry,et al.  Statistical timing yield improvement of dynamic circuits using negative capacitance technique , 2010, Proceedings of 2010 IEEE International Symposium on Circuits and Systems.