A Generation Flow for Self-Reconfiguration Controllers Customization
暂无分享,去创建一个
Partial dynamic self-reconfiguration can be obtained, in Xilinx's Virtex families of FPGAs, through the Internal Con figuration Access Port (ICAP). Reconfiguration time is thus bounded to the ICAP rate. Different techniques have been proposed to speedup the reconfiguration process and one of the most promising one uses a memory to store the bit- stream inside the IP-Core that controls the ICAP port. The size of this memory can be chosen during the implementation phase in order to find a trade off between resource's requirement and reconfiguration throughput. Moreover, a good level of customization can be achieved by choosing both the bus interface used by the ICAP controller and the implementation type, Slices or BRAMs, of its internal memory. This paper describes a framework used to create the most suitable controller according to the reconfiguration scenario where it will be used. To set all the parameters used to create the controller, a set of metrics, used to describe the reconfiguration scenario, has been defined. These metrics are used in the proposed flow to find the setting of the ICAP controller that best suits the scenario in which it will operate.
[1] Carl Carmichael. Virtex FPGA series configuration and readback , 1999 .
[2] Walter Stechele,et al. A new framework to accelerate Virtex-II Pro dynamic partial self-reconfiguration , 2007, 2007 IEEE International Parallel and Distributed Processing Symposium.
[3] Jim McManus,et al. In-Circuit Partial Reconfiguration of RocketIO Attributes , 2004 .
[4] I. Xilinx. Virtex series configuration architecture user guide , 2000 .