A novel approach for CMOS pipelined analog-to-digital conversion based on switched-capacitor implementation is proposed. This converter's differential nonlinearity (DNL) is independent of any element mismatches in residue amplification. Derivations of the causes on DNL errors in conventional architectures are presented. The DNL of any pipelined converter is dependent upon the conditioning of the residue in the sub-digital-to-analog converter (sub-DAC) and interstage gain stages more than in the choice threshold of the sub-analog-to-digital converter. With well-conditioned residue, any errors made in the sub-DAC's of any earlier stage are evenly distributed over the range of subsequent stages' digital codes. This property is exploited in the design of the proposed converter, which achieves a measured 12 bit resolution and a simulated resolution of 13 bits, even under a 5% mismatch in capacitor ratios. The prototype is implemented using an operational transconductance amplifier with gain boosting. The ADC runs at 10 MHz (3.3 Ms/s).
[1]
Feng Chen,et al.
A High Resolution Multibit Sigma-Delta Modulator with Individual Level Averaging(Special Issue on the 1994 VLSI Circuits Symposium)
,
1995
.
[2]
Paul R. Gray,et al.
A pipelined 13-bit 250-ks/s 5-V analog-to-digital converter
,
1988
.
[3]
Stephen H. Lewis,et al.
A 10-b 20-Msample/s analog-to-digital converter
,
1992
.
[4]
G. Geelen,et al.
A fast-settling CMOS op amp for SC circuits with 90-dB DC gain
,
1990
.
[5]
Bang-Sup Song,et al.
A 12-bit 1-Msample/s capacitor error-averaging pipelined A/D converter
,
1988
.
[6]
John Wu,et al.
A mismatch independent DNL-pipelined analog to digital converter
,
1994,
Proceedings of IEEE International Symposium on Circuits and Systems - ISCAS '94.
[7]
Joseph H. Nevin,et al.
Design procedures for a fully differential folded-cascode CMOS operational amplifier
,
1989
.