Design of Quaternary Logic Circuits Based on Multiple-Valued Current Mode
暂无分享,去创建一个
[1] Hiroshi Iwai,et al. CMOS technology-year 2010 and beyond , 1999, IEEE J. Solid State Circuits.
[2] Takahiro Hanyu,et al. Low-Energy Pipelined Multiple-Valued Current-Mode Circuit with 8-Level Static Current-Source Control , 2010, 2010 40th IEEE International Symposium on Multiple-Valued Logic.
[3] Takahiro Hanyu,et al. Timing-Variation-Aware Multiple-Valued Current-Mode Circuit for a Low-Power Pipelined System , 2009, 2009 39th International Symposium on Multiple-Valued Logic.
[4] D. Geer,et al. Chip makers turn to multicore processors , 2005, Computer.
[5] Kazutami Arimoto,et al. Design of a Processing Element Based on Quaternary Differential Logic for a Multi-Core SIMD Processor , 2007, 37th International Symposium on Multiple-Valued Logic (ISMVL'07).
[6] Michitaka Kameyama,et al. Fully source-coupled logic based multiple-valued VLSI , 2002, Proceedings 32nd IEEE International Symposium on Multiple-Valued Logic.
[7] Wayne H. Wolf,et al. Multiprocessor Systems-on-Chips , 2004, ISVLSI.
[8] Wayne P. Burleson,et al. An Energy-efficient Multi-bit Quaternary Current-mode Signaling for On-chip Interconnects , 2007, 2007 IEEE Custom Integrated Circuits Conference.
[9] Hannu Tenhunen,et al. Guest Editors' Introduction: Multiprocessor Systems-on-Chips , 2005, Computer.
[10] J.E. Brewer,et al. Emerging research logic devices , 2005, IEEE Circuits and Devices Magazine.