Rapid design and analysis of communication systems using the BEE hardware emulation environment
暂无分享,去创建一个
Robert W. Brodersen | Borivoje Nikolic | Chen Chang | Allen Chen | Brian C. Richards | Kimmo Kuusilinna | Nathan Chan | R. Brodersen | B. Nikolić | B. Richards | Chen Chang | K. Kuusilinna | Allen Chen | Nathan Chan | Kimmo Kuusilinna
[1] Miss A.O. Penney. (b) , 1974, The New Yale Book of Quotations.
[2] John Cocke,et al. Optimal decoding of linear codes for minimizing symbol error rate (Corresp.) , 1974, IEEE Trans. Inf. Theory.
[3] Anantha P. Chandrakasan,et al. Low-power CMOS digital design , 1992 .
[4] Payam Pakzad,et al. VLSI architectures for iterative decoders in magnetic recording channels , 2001 .
[5] Richard J. Carter,et al. FPGA implementation of neighborhood-of-four cellular automata random number generators , 2002, FPGA '02.
[6] Robert W. Brodersen,et al. Designing BEE: A Hardware Emulation Engine for Signal Processing in Low-Power Wireless Applications , 2003, EURASIP J. Adv. Signal Process..
[7] Robert W. Brodersen,et al. Implementation of BEE: a real-time large-scale hardware emulation engine , 2003, FPGA '03.