Fluid-structure interaction analysis on the effect of chip stacking in a 3D integrated circuit package with through-silicon vias during plastic encapsulation

This paper presents the effect of chip stacking in a 3D integrated circuit package during plastic encapsulation. An experiment was conducted on four stacked chips with bumps in a perimeter array. The flow front advancement and chip displacement in the experiment were validated by using FLUENT 6.3 and ABAQUS 6.9, respectively. A total of four models, which consist of two, three, four, and five stacked chips with through-silicon vias, were studied numerically. A simultaneous or direct solution procedure was employed to solve the variables of the fluid/structural domain. This approach provides better visualization of the actual plastic encapsulation process by considering the fluid-structure interaction phenomenon during the process. A constant ratio of inlet and outlet gate heights was applied to create a more uniform flow front advancement among the models. Results indicate that the highest displacement occurred in Model 4, which contains the most stacked chips. The highest von Mises stress was also detected in Model 4. Therefore, unfavorable deformation is anticipated when more stacked chips are employed. The experimental and numerical studies provide useful information in understanding the fluid flow of epoxy resin and subsequent structural deformation under the effect of chip stacking.

[1]  W. C. Leong,et al.  Application of flexible printed circuit board (FPCB) in personal computer motherboards: Focusing on mechanical performance , 2012, Microelectron. Reliab..

[2]  John H. Lau,et al.  Overview and outlook of through‐silicon via (TSV) and 3D integrations , 2011 .

[3]  S. Patankar Numerical Heat Transfer and Fluid Flow , 2018, Lecture Notes in Mechanical Engineering.

[4]  C. W. Hirt,et al.  Volume of fluid (VOF) method for the dynamics of free boundaries , 1981 .

[5]  M. K. Abdullah,et al.  Numerical analysis on the effects of different inlet gates and gap heights in TQFP encapsulation process , 2011 .

[6]  C. Y. Khor,et al.  Study on the fluid/structure interaction at different inlet pressures in molded packaging , 2011 .

[7]  Sheng-Jye Hwang,et al.  Simulations and experiments of three-dimensional paddle shift for IC packaging , 2008 .

[8]  W. C. Leong,et al.  Visualization of Fluid/Structure Interaction in IC Encapsulation , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[9]  M. Z. Abdullah,et al.  FSI implications of EMC rheological properties to 3D IC with TSV structures during plastic encapsulation process , 2013, Microelectron. Reliab..

[10]  W. C. Leong,et al.  Fluid/Structure Interaction Investigation in PBGA Packaging , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[11]  W. C. Leong,et al.  Fluid/Structure Interaction Analysis of the Effects of Solder Bump Shapes and Input/Output Counts on Moulded Packaging , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[12]  C. Y. Khor,et al.  Analysis of encapsulation process in 3D stacked chips with different microbump array , 2012 .

[13]  S. A. Bidstrup-Allen,et al.  Computational Modeling and Validation of the Encapsulation of Plastic Packages by Transfer Molding , 2000 .

[14]  F. Su,et al.  Three-dimensional modeling of mold filling in microelectronics encapsulation process , 2004, IEEE Transactions on Components and Packaging Technologies.

[15]  Mohd Zulkifly Abdullah,et al.  Optimization of IC encapsulation considering fluid/structure interaction using response surface methodology , 2012, Simul. Model. Pract. Theory.

[16]  Mohd Zulkifly Abdullah,et al.  Computational fluid dynamic and thermal analysis for BGA assembly during forced convection reflow soldering process , 2012 .