Optimization of Guard Ring Structures to Improve Latchup Immunity in an 18 V DDDMOS Process
暂无分享,去创建一个
[1] Chung-Yu Wu,et al. Modeling the positive-feedback regenerative process of CMOS latchup by a positive transient pole method. I. theoretical derivation , 1995 .
[3] S. Gupta,et al. Improved latch-up immunity in junction-isolated smart power ICs with unbiased guard ring , 2001, IEEE Electron Device Letters.
[4] E. Gebreselasie,et al. The influence of a silicon dioxide-filled trench isolation structure and implanted sub-collector on latchup robustness , 2005, 2005 IEEE International Reliability Physics Symposium, 2005. Proceedings. 43rd Annual..
[5] Ming-Dou Ker,et al. Dependence of Device Structures on Latchup Immunity in a High-Voltage 40-V CMOS Process With Drain-Extended MOSFETs , 2007, IEEE Transactions on Electron Devices.
[6] Chia-Wei Hsu,et al. Novel isolation ring structure for latch-up and power efficiency improvement of smart power IC's , 2013, 2013 35th Electrical Overstress/Electrostatic Discharge Symposium.
[7] Ming-Dou Ker,et al. Transient-Induced Latchup in CMOS Integrated Circuits , 2009 .
[8] Ming-Dou Ker,et al. Methodology on extracting compact layout rules for latchup prevention in deep-submicron bulk CMOS technology , 2003 .
[9] Ming-Dou Ker,et al. Active Guard Ring to Improve Latch-Up Immunity , 2014, IEEE Transactions on Electron Devices.