Multi-pillar surrounding gate transistor (M-SGT) for compact and high-speed circuits

The M-SGT has a three-dimensional structure, which consists of the source, gate, and drain arranged vertically. The gate electrode surrounds the crowded multipillar silicon islands. Because all the sidewalls of the pillars are used effectively as the transistor channel, the M-SGT has a high-shrinkage feature. The area occupied by the M-SGT can be shrunk to less than 30% of that occupied by the planar transistor. The small occupied area and the mesh-structured gate electrode lead to the small junction capacitance and the small gate electrode RC delay, resulting in high-speed operation. The fabrication of the M-SGT CMOS inverter chain is discussed. The propagation delay reduces to 40%, compared with the planar transistor inverter chain. >

[1]  F. Horiguchi,et al.  New effects of trench isolated transistor using side-wall gates , 1987, 1987 International Electron Devices Meeting.

[2]  Y. Matsumoto,et al.  Effects of field boron dose on substrate current in narrow channel LDD MOSFETs , 1984, 1984 International Electron Devices Meeting.

[3]  Fumio Horiguchi,et al.  High performance CMOS surrounding gate transistor (SGT) for ultra high density LSIs , 1988, Technical Digest., International Electron Devices Meeting.

[4]  Tetsuya Iizuka,et al.  Gate electrode RC delay effects in VLSI's , 1985 .