Energy efficiency deterioration by variability in SRAM and circuit techniques for energy saving without voltage reduction
暂无分享,去创建一个
Atsushi Kawasumi | Fumihiko Tachibana | Osamu Hirabayashi | Yasuhisa Takeyama | Keiichi Kushida | Yusuke Niki | Shinichi Sasaki | Tomoaki Yabe
[1] Carl Radens,et al. A 64Mb SRAM in 32nm High-k metal-gate SOI technology with 0.7V operation enabled by stability, write-ability and read-ability enhancements , 2011, 2011 IEEE International Solid-State Circuits Conference.
[2] Carl Radens,et al. A 64 Mb SRAM in 32 nm High-k Metal-Gate SOI Technology With 0.7 V Operation Enabled by Stability, Write-Ability and Read-Ability Enhancements , 2011, IEEE Journal of Solid-State Circuits.
[3] Bharadwaj Amrutur,et al. A replica technique for wordline and sense control in low-power SRAM's , 1998, IEEE J. Solid State Circuits.
[4] Atsushi Kawasumi,et al. Energy efficiency degradation caused by random variation in low-voltage SRAM and 26% energy reduction by Bitline Amplitude Limiting (BAL) scheme , 2011, IEEE Asian Solid-State Circuits Conference 2011.