Development of Large Die Fine-Pitch Cu/Low- $k$ FCBGA Package With Through Silicon via (TSV) Interposer
暂无分享,去创建一个
Tai Chong Chai | Shiguo Liu | Yue Ying Ong | P Damaruganath | C. J. Vath | Jiangyan Sun | C. Selvanayagam | Xiaowu Zhang | J. Lau | V. S. Rao | E. Liao | K. Vaidyanathan | N. Ranganathan | T. Chai | Hong Yu Li | Y. Y. Ong | Xiaowu Zhang | J H Lau | C S Selvanayagam | Y Y G Hoe | V S Rao | E Wai | E B Liao | N Ranganathan | K Vaidyanathan | M Ravi | C J Vath | Y Tsutsumi | P. Damaruganath | Shiguo Liu | Y. Hoe | J. Sun | E. Wai | M. Ravi | Y. Tsutsumi
[1] N. Balasubramanian,et al. Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems , 2006, 56th Electronic Components and Technology Conference 2006.
[2] T. Kurihara,et al. Silicon interposer with TSVs (Through Silicon Vias) and fine multilayer wiring , 2008, 2008 58th Electronic Components and Technology Conference.
[3] Xiaowu Zhang,et al. Impact of packaging design on reliability of large die Cu/low-κ (BD) interconnect , 2008, 2008 58th Electronic Components and Technology Conference.
[4] B. Dang,et al. 3D silicon integration , 2008, 2008 58th Electronic Components and Technology Conference.
[5] Juan Boon Tan,et al. Structural Design and Optimization of 65nm Cu/low-k Flipchip Package , 2007, 2007 9th Electronics Packaging Technology Conference.
[6] K. Vaidyanathan,et al. Nonlinear thermal stress/strain analyses of copper filled TSV (through silicon via) and their flip-chip microbumps , 2008, 2008 58th Electronic Components and Technology Conference.
[7] V. Kripesh,et al. Three-dimensional system-in-package using stacked silicon platform technology , 2005, IEEE Transactions on Advanced Packaging.
[8] Heeseok Lee,et al. Power Delivery Network Design for 3D SIP Integrated over Silicon Interposer Platform , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.
[9] Kin Leong Pey,et al. A study of thermo-mechanical stress and its impact on through-silicon vias , 2008 .
[10] V. Kripesh,et al. Integration of High Aspect Ratio Tapered Silicon Via for Silicon Carrier Fabrication , 2009, IEEE Transactions on Advanced Packaging.
[11] Paul S. Andry,et al. Fabrication and characterization of robust through-silicon vias for silicon-carrier applications , 2008, IBM J. Res. Dev..
[12] Nobuo Hayasaka,et al. Silicon interposer technology for high-density package , 2000, 2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070).
[13] V. Kripesh,et al. Optimization of the Thermomechanical Reliability of a 65 nm Cu/Low-$k$ Large-Die Flip Chip Package , 2009, IEEE Transactions on Components and Packaging Technologies.
[14] Ranganathan Nagarajan,et al. Development of dual-etch via tapering process for through-silicon interconnection , 2007 .
[15] S.L. Wright,et al. 3-D Silicon Integration and Silicon Packaging Technology Using Silicon Through-Vias , 2006, IEEE Journal of Solid-State Circuits.
[16] Xiaowu Zhang,et al. Development of 3-D Silicon Module With TSV for System in Packaging , 2010, IEEE Transactions on Components and Packaging Technologies.
[17] Keith A. Jenkins,et al. Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection , 2005, IBM J. Res. Dev..
[18] V. Kripesh,et al. Reliability of a Silicon Stacked Module for 3-D SiP Microsystem , 2008, IEEE Transactions on Advanced Packaging.
[19] T. Kurihara,et al. A Silicon interposer BGA package with Cu-filled TSV and multi-layer Cu-plating interconnect , 2008, 2008 58th Electronic Components and Technology Conference.
[20] V. Lee,et al. Development of 3D silicon module with TSV for system in packaging , 2008, 2008 58th Electronic Components and Technology Conference.