A unified delay model for CMOS logic styles
暂无分享,去创建一个
[1] Shin Min Kang,et al. CMOS Digital Integrated Cir-cuits: Analysis and Design , 2002 .
[2] A. R. Newton,et al. Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas , 1990 .
[3] Jan M. Rabaey,et al. Digital Integrated Circuits , 2003 .
[4] C.A.T. Salama,et al. Design of submicrometer CMOS differential pass-transistor logic circuits , 1991 .
[5] Maitham Shams,et al. Modeling and optimization of CMOS logic circuits with application to asynchronous design , 1999 .
[6] Takayasu Sakurai,et al. Delay analysis of series-connected MOSFET circuits , 1991 .
[7] Makoto Suzuki,et al. A 1.5-ns 32-b CMOS ALU in double pass-transistor logic , 1993 .
[8] Kazuo Yano,et al. A 3.8-ns CMOS 16*16-b multiplier using complementary pass-transistor logic , 1990 .
[9] Takayasu Sakurai,et al. A simple MOSFET model for circuit analysis , 1991 .
[10] Olivier Coudert,et al. Gate sizing for constrained delay/power/area optimization , 1997, IEEE Trans. Very Large Scale Integr. Syst..