A multiple sampling, single A/D conversion technique for I/Q demodulation in CMOS
暂无分享,去创建一个
[1] IV CharlesMcD.Puckette,et al. A VLSI Demodulator for Digital RF Network Applications: Theory and Results , 1990, IEEE J. Sel. Areas Commun..
[2] M. Yotsuyanagi,et al. A 2 V, 10 b, 20 Msample/s, mixed-mode subranging CMOS A/D converter , 1995 .
[3] J. Doernberg,et al. Full-speed testing of A/D converters , 1984 .
[4] Rudy Van De Plassche. Integrated analog-to-digital and digital-to-analog converters / Rudy Van De Plassche , 1994 .
[5] J. Eklund,et al. A 10 b 120 MSamples/s multiple sampling, single conversion CMOS A/D converter for I/Q demodulator , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.
[6] C. Svensson,et al. A 10-bit 5-MS/s successive approximation ADC cell used in a 70-MS/s ADC array in 1.2-μm CMOS , 1994, IEEE J. Solid State Circuits.
[7] J. L. Dunkley,et al. Systematic capacitance matching errors and corrective layout procedures , 1994 .
[8] Timothy Joseph Schmerbeck. Noise coupling in mixed-signal ASICs , 1996 .