Integrated tapped MOS analogue delay line using switched capacitor technique

A tapped MOS analogue delay line based on the switched capacitor technique for realisation of low-power analogue LSIs is fabricated using a VLSI process. Excellent characteristics such as large signal handling capability, low total harmonic distortion of −85 dB for 3V(p-p) input and fast operation speed of more than 1 MHz clock rate with negligible charge transfer loss are obtained.

[1]  T. Enomoto,et al.  High-speed NMOS operational amplifier fabricated using VLSI technology , 1982 .

[2]  M. F. Tompsett,et al.  Charge Transfer Devices , 1972 .

[3]  K. Watanabe,et al.  Adaptive equalizer for wideband digital communication networks , 1982, 1982 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.