Improved neuron MOS-transistor structures for integrated neural network circuits
暂无分享,去创建一个
[1] L.D. Jackel,et al. Analog electronic neural network circuits , 1989, IEEE Circuits and Devices Magazine.
[2] Tadashi Shibata,et al. Neuron MOS binary-logic integrated circuits. I. Design fundamentals and soft-hardware-logic circuit implementation , 1993 .
[3] D A Durfee,et al. Comparison of floating gate neural network memory cells in standard VLSI CMOS technology , 1992, IEEE Trans. Neural Networks.
[4] Bing J. Sheu,et al. Analog floating-gate synapses for general-purpose VLSI neural computation , 1991 .
[5] T. Ohmi,et al. Hardware-backpropagation learning of neuron MOS neural networks , 1992, 1992 International Technical Digest on Electron Devices Meeting.
[6] Tadahiro Ohmi,et al. Neuron MOS binary-logic integrated circuits. II. Simplifying techniques of circuit configuration and their practical applications , 1993 .
[7] Tadashi Shibata,et al. A functional MOS transistor featuring gate-level weighted sum and threshold operations , 1992 .
[8] Tadahiro Ohmi,et al. Neuron MOS voltage-mode circuit technology for multiple-valued logic , 1993 .
[9] Werner Weber,et al. On the application of the Neuron MOS transistor principle for modern VLSI design , 1996 .