Introducing 65 nm CMOS technology in low-noise read-out of semiconductor detectors

The large scale of integration provided by CMOS processes with minimum feature size in the 100 nm range, makes them very attractive in the design of front-end electronics for highly pixelated detectors, where several functions need to be packed inside a relatively small silicon area. Nowadays, processes with 130 nm minimum channel length are widely available for Application Specific Integrated Circuits (ASICs) design, nonetheless designers are considering more scaled technologies following the trend of commercial silicon foundries. This work provides an extensive analysis of the noise performance which can be attained by detector front-end circuits in a 65 nm CMOS process. The behavior of the 1/f and white noise terms in this technology node is studied as a function of the device polarity, of the gate length and width and of the bias conditions. A comparison with data from previous CMOS generations is also carried out to evaluate the impact of scaling down to the 65 nm node.

[1]  Massimo Manghisoni,et al.  Instrumentation for noise measurements on CMOS transistors for fast detector preamplifiers , 2001 .

[2]  K. Yeo,et al.  Impact of device scaling on the 1/f noise performance of deep submicrometer thin gate oxide CMOS devices , 2006 .

[3]  Gianluca Traversi,et al.  Design criteria for low noise front-end electronics in the 0.13 μm CMOS generation , 2006 .

[4]  R. Kingston,et al.  Semiconductor surface physics , 1957 .

[5]  Eddy Simoen,et al.  Impact strain engineering on gate stack quality and reliability , 2008 .

[6]  R. J. Yarema,et al.  FPIX2: a radiation-hard pixel readout chip for BTeV , 2001 .

[7]  A. Marchioro,et al.  A 0.13-/spl mu/m CMOS serializer for data and trigger optical links in particle physics experiments , 2004, IEEE Transactions on Nuclear Science.

[8]  Y. Tsividis Operation and modeling of the MOS transistor , 1987 .

[9]  Gianluca Traversi,et al.  Monolithic pixel detectors in a 0.13 μm CMOS technology with sensor level continuous time charge amplification and shaping , 2006 .

[10]  G. De Geronimo,et al.  MOSFET optimization in deep submicron technology for charge amplifiers , 2005, IEEE Transactions on Nuclear Science.

[11]  Min Yang,et al.  Strain for CMOS performance improvement , 2005, Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005..

[12]  Kenneth R. Laker,et al.  Design of analog integrated circuits and systems , 1994 .

[13]  Federico Faccio,et al.  Noise characterization of a CMOS technology for the LHC experiments , 2001 .

[14]  P. F. Manfredi,et al.  Front-end electronics for pixel sensors , 2001 .

[15]  A. Ziel Noise in solid state devices and circuits , 1986 .

[16]  Veljko Radeka,et al.  LOW-NOISE TECHNIQUES IN DETECTORS , 1988 .

[17]  L. Ratti,et al.  Resolution Limits in 130 nm and 90 nm CMOS Technologies for Analog Front-End Applications , 2007, IEEE Transactions on Nuclear Science.

[18]  Christian Enz,et al.  MOS transistor modeling for low-voltage and low-power analog IC design , 1997 .