A self-calibrated delay-locked loop with low static phase error
暂无分享,去创建一个
[1] Orla Feely,et al. Dynamics of charge-pump phase-locked loops , 2013, Int. J. Circuit Theory Appl..
[2] Shen-Iuan Liu,et al. A Delay-Locked Loop With Statistical Background Calibration , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[3] David J. Allstot,et al. A Calibrated Phase/Frequency Detector for Reference Spur Reduction in Charge-Pump PLLs , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[4] Ko-Chi Kuo,et al. A 120-420 MHz delay-locked loop with multi-band voltage-controlled delay unit , 2012, Int. J. Circuit Theory Appl..
[5] Ro-Min Weng,et al. A CMOS 2.4 GHz delay-locked loop based programmable frequency multiplier , 2006, 2006 Digest of Technical Papers International Conference on Consumer Electronics.
[6] Shen-Iuan Liu,et al. A wide-range delay-locked loop with a fixed latency of one clock cycle , 2002, IEEE J. Solid State Circuits.
[7] Deog-Kyoon Jeong,et al. Reduction of pump current mismatch in charge-pump PLL , 2009 .
[8] Kuo-Hsing Cheng,et al. A wide-range DLL-based clock generator with phase error calibration , 2008, 2008 15th IEEE International Conference on Electronics, Circuits and Systems.
[9] Dong Myeong Kim,et al. Wide range single-way-pumping synchronous mirror delay , 2000 .
[10] E. Jafer,et al. Design and simulation difference types CMOS phase frequency detector for high speed and low jitter PLL , 2004, Proceedings of the Fifth IEEE International Caracas Conference on Devices, Circuits and Systems, 2004..
[11] Shen-Iuan Liu,et al. A 0.5–5-GHz Wide-Range Multiphase DLL With a Calibrated Charge Pump , 2007, IEEE Transactions on Circuits and Systems II: Express Briefs.
[12] Shin-Il Lim,et al. Charge pump with perfect current matching characteristics in phase-locked loops , 2000 .
[13] Shen-Iuan Liu,et al. A Digital Calibration Technique for Charge Pumps in Phase-Locked Systems , 2008, IEEE Journal of Solid-State Circuits.