Simulation based development of EEPROM devices within a 0.35µm process

This paper outlines the capabilities of 2D process and device simulation in the development of byte-eraseable EEPROMs within a 0.35µm CMOS process. Evaluation of different cell options, investigation of critical design rules and process development have been successfully undertaken. Simulation has been shown to provide useful insight and understanding that cannot be obtained from measurements alone and can increase the speed of the design cycle.

[1]  B. Eitan,et al.  Analysis and modeling of floating-gate EEPROM cells , 1986, IEEE Transactions on Electron Devices.