Electrostatic discharge directly to the chip surface, caused by automatic post-wafer processing
暂无分享,去创建一个
[1] Wolfgang Wilkening,et al. Capacitively coupled transmission line pulsing CC-TLP – A traceable and reproducible stress method in the CDM-domain , 2003, 2003 Electrical Overstress/Electrostatic Discharge Symposium.
[2] H. Gieser,et al. Very fast transmission line pulsing of integrated structures and the charged device model , 1998, IEEE Transactions on Components, Packaging, and Manufacturing Technology: Part C.
[3] Peter Jacob. Defect- and structure-weakness-localization on power semiconductors using OBIRCH (optical beam induced resistivity change) , 2002, Proceedings of the 9th International Symposium on the Physical and Failure Analysis of Integrated Circuits (Cat. No.02TH8614).
[4] Wolfgang Wilkening,et al. Analyzing the switching behavior of ESD-protection transistors by very fast transmission line pulsing , 2000 .
[5] Van Nguyen,et al. Multilevel interconnect reliability on the effects of electro-thermomechanical stresses , 2004 .
[6] Frank Altmann,et al. Microscopic lock-in thermography investigation of leakage sites in integrated circuits , 2000 .
[7] Peter Jacob,et al. Electrostatic Effects on Semiconductor Tools , 2004, Microelectron. Reliab..
[8] Steven H. Voldman,et al. A review of electrostatic discharge (ESD) in advanced semiconductor technology , 2004, Microelectron. Reliab..
[9] Joachim C. Reiner. Latent gate oxide damages caused by CDM-ESD , 1996 .