A Power Configurable Block Array Connected in Series as First Prototype Flex Power FPGA Chip

First prototype flex power FPGA chip is presented. Basic concept of flex power FPGA is to control speed/power trade-off relationship flexibly by assigning the proper threshold voltage generated from body-bias control circuits to transistors. An experimental chip, which implements a power configurable block array connected in series having minimal indispensable functions to flex power FPGA, i.e. circuit configurability and power configurability, was fabricated in 90 nm standard CMOS technology with triple-well option for the first time. As evaluation results of the static power saving ability and operating speed controllability, the concept of flex power FPGA is proved.

[1]  Shekhar Borkar,et al.  Low power design challenges for the decade , 2001, Proceedings of the ASP-DAC 2001. Asia and South Pacific Design Automation Conference 2001 (Cat. No.01EX455).

[2]  Shekhar Y. Borkar,et al.  Low power design challenges for the decade (invited talk) , 2001, ASP-DAC '01.

[3]  Jason Cong,et al.  Low-power FPGA using pre-defined dual-Vdd/dual-Vt fabrics , 2004, FPGA '04.

[4]  Mahmut T. Kandemir,et al.  Reducing leakage energy in FPGAs using region-constrained placement , 2004, FPGA '04.

[5]  Hanpei Koike,et al.  Preliminary Evaluation of Flex Power FPGA: A Power Reconfigurable Architecture with Fine Granularity , 2004, IEICE Trans. Inf. Syst..