A body-biasing of readout circuit for STT-RAM with improved thermal reliability
暂无分享,去创建一个
[1] Hao Yu,et al. Fast simulation of hybrid CMOS and STT-MTJ circuits with identified internal state variables , 2012, 17th Asia and South Pacific Design Automation Conference.
[2] Zhaohao Wang,et al. A low-cost built-in error correction circuit design for STT-MRAM reliability improvement , 2013, Microelectron. Reliab..
[3] Weisheng Zhao,et al. Compact Modeling of Perpendicular-Anisotropy CoFeB/MgO Magnetic Tunnel Junctions , 2012, IEEE Transactions on Electron Devices.
[4] Xiaolong Zhang,et al. Exploring potentials of perpendicular magnetic anisotropy STT-MRAM for cache design , 2014, 2014 12th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT).
[5] Yiran Chen,et al. Read Performance: The Newest Barrier in Scaled STT-RAM , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[6] Yiran Chen,et al. Probabilistic design in spintronic memory and logic circuit , 2012, 17th Asia and South Pacific Design Automation Conference.
[7] Seong-Ook Jung,et al. STT-MRAM Sensing Circuit With Self-Body Biasing in Deep Submicron Technologies , 2014, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[8] Seung H. Kang,et al. Low-temperature magnetic characterization of optimum and etch-damaged in-plane magnetic tunnel junctions , 2013 .
[9] Zheng Li,et al. Variation-Tolerant and Disturbance-Free Sensing Circuit for Deep Nanometer STT-MRAM , 2014, IEEE Transactions on Nanotechnology.
[10] Jacques-Olivier Klein,et al. Synchronous Non-Volatile Logic Gate Design Based on Resistive Switching Memories , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.