Low-power multiplierless FIR filter synthesizer based on CSD code
暂无分享,去创建一个
[1] R. Hartley. Optimization of canonic signed digit multipliers for filter design , 1991, 1991., IEEE International Sympoisum on Circuits and Systems.
[2] H. Samueli,et al. A 200-MHz all-digital QAM modulator and demodulator in 1.2- mu m CMOS for digital radio applications , 1991 .
[3] C. Joanblanq,et al. GENRIF: An integrated VLSI FIR filter compiler , 1993, 1993 European Conference on Design Automation with the European Event in ASIC Design.
[4] Toshiaki Yoshino,et al. FIRGEN: a computer-aided design system for high performance FIR filter integrated circuits , 1991, IEEE Trans. Signal Process..
[5] Yoshiaki Tadokoro,et al. A simple design of FIR filters with powers-of-two coefficients , 1988 .
[6] Kenneth Steiglitz,et al. Comparison of optimal and local search methods for designing finite wordlength FIR digital filters , 1981 .
[7] Design of nearly optimum power-of-two coefficient cascaded filters , 1990, Proceedings of the 33rd Midwest Symposium on Circuits and Systems.
[8] Powers-of-Two Coefficients. An Improved Search Algorithm for the Design of Multiplierless FIR Filters with , 1989 .
[9] H. Samueli,et al. Design techniques for silicon compiler implementations of high-speed FIR digital filters , 1996 .